Please use this identifier to cite or link to this item:
http://library.ediindia.ac.in:8181/xmlui//handle/123456789/9726
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Gheewala, Vicky | - |
dc.contributor.author | Diwan, Jayesh | - |
dc.contributor.author | Chaudhary, Kalpesh | - |
dc.date.accessioned | 2019-11-21T16:34:30Z | - |
dc.date.available | 2019-11-21T16:34:30Z | - |
dc.date.issued | 2019-06-06 | - |
dc.identifier.isbn | 9781786354273 | - |
dc.identifier.uri | http://library.ediindia.ac.in:8181/xmlui//handle/123456789/9726 | - |
dc.description.abstract | Network on chip (NoC) is one of the proficient on-chip correspondence design for system on chip (SoC) where an extensive number of computational and capacity blocks are incorporated on a single chip. NoCs have handled the inconveniences of SoCs just as they are adaptable. Variable on-chip communication is basic for exploiting stupendous processing power obtainable on a multi-center chip. Routing algorithms assume a genuine job for the communication quality and execution of the on-chip interconnection systems. NoC to decouple communication from computations. Router is a spine of NoC, consequently, proficient plan of router is basic to improve the execution of the system. In the present work, we focus on router input-output convention (protocol) structure. Proposed framework incorporates virtual slice through instrument for close loop communication. Router 1×3 has single information port and three output ports. Top-level architecture designed with sub-modules like FIFO, FSM, synchronizer, and register utilize Verilog language. Router RTL designed analyzed and verified utilizing Xilinx 14.7 Artix-7- XC7A100T FPGA family. Coverage is an estimation to survey the progression of useful check development. This expects a main work to obtain a sensible image on how well the structure has been confirmed. Code coverage is a fundamental coverage variety which is gathered consequently. It uncovers to you how well your Verilog code has been practiced by your testbench. Design and verify the functionality of the “packet algorithm with packet error detection logic for NOC”. We will implement class-based layer testbench with constraint random verification and coveragedriven verification. | en_US |
dc.language.iso | en | en_US |
dc.publisher | Emerald Group Publishing | en_US |
dc.subject | Network on chip | en_US |
dc.subject | Router | en_US |
dc.subject | FIFO | en_US |
dc.subject | FSM | en_US |
dc.subject | Synchronizer | en_US |
dc.subject | Register | en_US |
dc.subject | Verilog Hardware Description Language | en_US |
dc.subject | Code coverage | en_US |
dc.subject | constraint random verification | en_US |
dc.subject | coverage-driven verification | en_US |
dc.subject | System Verilog (SV) | en_US |
dc.title | Design and Implementation of Packet Routing Algorithm with Packet Error detection Logic for NOC and Verification in System Verilog | en_US |
dc.type | Article | en_US |
Appears in Collections: | Design Thinking/Prototype Testing |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
27.pdf Restricted Access | 1.66 MB | Adobe PDF | View/Open Request a copy |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.